Embedded & VLSI Design Conference
  • Home
    • Conference History
    • Past VLSID Proceedings
    • VLSID Archives
      • VLSID Archive 2013
      • VLSID Archive 2014
      • VLSID Archive 2015
      • VLSID Archive 2016
      • VLSID Archive 2018
      • VLSID Archive 2019
      • Contact Us
  • SUBMISSIONS
    • Design Contest
    • Call For Papers
    • Tutorial Submission
    • User Design Track Submission
    • Student Research Forum Submission
    • Industry Forum Submission
  • PROGRAMME
    • Overall Conference Programme
    • Tutorial Programme
  • EVENTS
    • Keynote
    • Banquet Keynote
    • Invited Talks
    • Plenary Sessions
    • Student Research Forum
    • Industry Forum
    • Startup Forum
    • User Design Track
  • SPONSORS
    • Sponsors
      • Sponsors Industry Leaders
      • Sponsors Industry & Academic Consortiums
    • Sponsors Pricing
    • Exhibitors Pricing
  • COMMITTEE
    • Organizing Committee
    • Technical Programme Committee
    • Steering Committee
    • User Design Track TPC
  • ATTENDING VLSI 2020
    • Registration
    • Invitation for Fellowships
    • Venue
    • Floor Plan
    • Accommodation
    • VISA Information

Call for Papers

Please make your submissions here:

Submit

Please note:

All papers must be in PDF format only, with savable text.

    • Each paper must be no more than 6 pages (including the abstract, figures, tables, and references), double-columned in IEEE Format (Highlighted Text Hyperlinked to https://www.ieee.org/content/dam/ieee-org/ieee/web/org/conferences/Conference-template-A4.doc)

 

    • Your submission must not include information that serves to identify the authors of the manuscript, such as name(s) or affiliation(s) of the author(s), anywhere in the manuscript, abstract, or in the embedded PDF data. References and bibliographic citations to the author(s) own published works or affiliations should be made in the third person

 

    • Submissions not adhering to these rules, or determined to be previously published or simultaneously submitted to another conference, or journal, will be summarily rejected.

 

    • IMPORTANT: Final camera-ready versions must be identical to the submitted papers with the following exceptions; inclusion of author names/affiliation, correction of identified errors, addressing reviewer-demanded changes. No other modifications of any kind are allowed including modification of title, change of the author list, reformatting, restyling, rephrasing, removing figures/results/text, etc.

 

    • The TPC Chairs reserve the right to finally reject any manuscripts not adhering to these rules.

Schedule Call For Papers

  • Regular Papers
  • Tutorials
  • User Design Track

  • Abstract Submission
  • Full Paper Submission
  • Acceptance Notification
  • Camera Ready Version

Regular Papers – Abstract Submission

Deadline: July 7, 2019 (Sunday)

 Please note: Abstract Submissions Closed

  

Regular Papers – Full Paper Submission

Deadline: July 15, 2019 (Monday)

Please note: (Regular) Full Paper Submissions Closed

  

Regular Papers – Acceptance Notification

Deadline: September 15, 2019 (Sunday)

  

Regular Papers – Camera Ready Version

Deadline: September 29, 2019 (Sunday)

  
  • Proposal Submission
  • Acceptance Notification
  • Slide Submission

Tutorials – Proposal Submission

Deadline: August 20, 2019 (Tuesday)

 Please note: Tutorial Submissions Closed

  

Tutorials – Acceptance Notification

Deadline: September 15, 2019 (Sunday)

  

Tutorials – Slide Submission

Deadline: November 3, 2019 (Sunday)

  
  • Abstract Submission
  • Acceptance Notification
  • Final Presentation

User Design Track – Proposal Submission

Deadline: October 15, 2019 (Tuesday)

 Please note: Submissions Closed! 

  

User Design Track – Acceptance Notification

Deadline: November 26, 2019 (Tuesday)

Updated Dates!

  

User Design Track – Final Presentation Submission

Deadline: December 12, 2019 (Thursday)

Updated Dates!

  

    Topics Call For Papers

    Intelligent System Design

    • Embedded Systems Design:

      Internet of Things (IoT),ESL, System-level design methodology, Processor and memory design, Concurrent  interconnect, Networks-on-chip, Defect Tolerant Architectures, Hardware/Software Co-Design & Verification, Reconfigurable Computing, Embedded Multicores SOC and Systems,Embedded Software Including Operating Systems, Firmware, Middleware, Communication, Virtualization, Encryption, Compression, Security, Reliability; Hybrid systems-on-chip

    • Machine Learning:

      Neuromorphic Computing, On Chip Learning

    • System Level Algorithms and Architectures:

      Platform Architectures, Chip Partitioning, Power Management, Board Level Design, Packaging, Signal Integrity, Power/Thermal Trade Off

    • High Performance Computing:

      Server Processor Architecture, Compute Efciency, Benchmark Enhancement, Edge Computing, Cloud Computing, Distributed Architecture, Heterogeneous Compute

    • Efficient Connectivity:

      Ethernet, Networking Algorithms, 5G, Communication Standards, LTE, Switching

    • Security: Security Protocols

      HW Security Design, SW Security, Architectures, Algorithms

    Efficient Component Design

    • Digital Design:

       Logic and Physical synthesis, Place & Route, Clock Tree Synthesis,
      Physical Verification, Static/Dynamic Timing, Signal integrity, xOCV, DFM/DFY,
      Physical Design for Debug

    • Analog Design:

       Analog Mixed Signal IP, High-Speed Interfaces, Various RAM design, IO Buffer,PLL/DLL Design, Standard Cell Design

    • FPGA:

       FPGA Architecture, FPGA Circuit Design, CAD for FPGA, FPGA Prototyping

    • Power/Energy Efficiency:

      Digital/Analog Power Optimization Techniques, Power Architectures, Power/Performance Trade Off, Power Delivery Network, Power Switch, Power/Thermal Balance

    • Verification and Test:

      Post Silicon Validation, Design for Test (DFT), Product Level Test, Design Verification Techniques, Mixed Signal Verification, Fault Tolerance, DPPM Betterment, Formal Verification, Emulation

    • Power Management and RF:

      Optimization, Regulator Design, On Chip Regulator, RF Circuits, Effective Spectrum Utilization, New Transceiver Design in 5G Era, RF Certification, LDO Design, SMPS Design

    • Electronic Design Automation:

      Simulation Tools for Design Verification, SPICE Simulation,Logic/Physical Synthesis, EDA for Sub 10nm, Physical Design, Physical Verification Tools, Post Tapeout Toolset, DFT/DFD Tools, ATPG, Static Timing and Timing Exceptions, Mixed Signal Simulations

    • Emerging Technologies:

      Emerging Memory Technologies, 3D Integration, Nano-CMOS Technologies, MEMS, CMOS Sensors, CAD/EDA Methodologies for Nanotechnology, Nano-Electronics and NanoCircuits, Nano-Sensors, MEMS Applications, Nano-Assemblies and Devices, NonClassical CMOS; Post-CMOS Devices; Biomedical Circuits, Carbon Nano-Tubes Based Computing

    New Age Nano-Electronics and Tools/Flows/Methodologies

    • Electronic Design Automation:

      ML Based EDA, Simulation Tools for Design Verification, SPICE Simulation, Logic/Physical Synthesis, EDA for Sub 10nm, Physical Design, Physical Verification Tools, Post Tapeout Toolset, DFT/DFD Tools, ATPG, Static Timing and Timing Exceptions, Mixed Signal Simulations, Transistor Level Tools, EDA on Cloud

    • Design in New Age Nano-Electronics:

      Emerging Logic and Memory Technologies, Device Nanoelectronics, 2.5D and 3D TSV, 3D Integration, Interaction with Design for Manufacturing, Reliability and Test, Device Nanoelectronics, Silicon Technology Advancements, FinFET, Beyond FinFET, Transistor Level Performance Improvements, Device Microelectronics, Beyond Silicon, PVT Optimization, Design Optimization Corners, Yield Improvement, Post Tapeout Methodology

    All rights reserved | 2020 - VLSID | Website Powered by ConfiSpace