Detailed Agenda

Note: Keep checking this page for frequent updates. 

Start End Duration 4th January, 2025 – Saturday
8:00 AM 9:00 AM 1:00 Registration
9:00 AM 9:30 AM 0:30 Tutorial Inauguration: Navin Bishnoi, Srikanth Settikere, Rajeev Shrivastava, Gaurav Goel, Prof. Santosh Kumar Vishvakarma, Anupam Chattopadhyay, Sumit Goswami



Grand Ball Room (First floor) Royal Ball Room (First floor) Turret (First floor) Maharaja (Ground floor)



Track Chair: Gaurav Goel Track Chair: Santosh Vishvakarma Track Chair: Anupam Chattopadhyay Track Chair: Sumit Goswami
9:30 AM 11:00 AM 1:30 Multi-Stacked More-than-Moore Emerging Devices by Prof Sudeb Dasgupta, IIT Roorkee Large Language Models (LLM) for Hardware Verification by Chandan Kumar Jha,
University of Bremen
Electronic Design Automation for Fully Homomorphic Encryption based Privacy Enabled Computing by Debdeep Mukhopadhyay, IIT KGP Design Flow from VLSI-Algo to ASIC-Chip Fabrication of Hardware-Efficient Spectrum Sensors for Dynamic Spectrum Access by Rahul Shrestha, IIT Mandi
11:00 AM 11:30 AM 0:30 Tea Break
11:30 AM 1:00 PM 1:30 HSIO Link– SERDES Design, Analysis and Adaptive Equalization Techniques by Ranjan Sahoo, NXP Challenges and Opportunities of Applying AI/ML in VLSI Design Workflows by Arpan Sircar, Intel Hardware Security with Logic Locking by Jai Gopal Pandey, CEERI Pilani Domain Specific Accelerator (DSA) Architectures for Signal Processing, Communications, and Machine Learning by Kiran Gunnam, Micron
1:00 PM 2:00 PM 1:00 Lunch Break
2:00 PM 3:30 PM 1:30 Industry-Driven Formal Verification: Techniques for Modern VLSI Design by Achutha Kirankumar, Synopsys Resistive Switching Memory: The Major Challenges and IP Design prospectives by Writam Banerjee, Globalfoundries Cognitive Systems and Materials: Part 1 by Farhad Merchant,
Groningen University
Embedded Systems
and Internet-of-Bodies I by Venugopal Vishwanath, Renesas
3:30 PM 4:00 PM 0:30 Tea Break
4:00 PM 5:30 PM 1:30 Advancements in CPU Verification by Suraj Kamat, ARM Insights into memory technologies and introduction to latest DRAM devices by Shyam Sharma, Cadence Cognitive Systems and Materials: Part 2 by Tamalika Banerjee,
Groningen University
Circuits and Systems for Ultra-low-Power and Secure HBC for Next-gen of Intelligent Wearables and Implants by Shreyas Sen, Purdue University
Cookie Settings